

Date: Wednesday, April 10, 2019 Statistics: 409 words Plagiarized / 1814 Total words Remarks: Medium Plagiarism Detected - Your Document needs Selective Improvement.

FPGA IMPLEMENTATION AND POWER ANALYSIS OF 2-PARALLEL UAS BASED ESPFFIR FILTER 1R. Solomon Roach,2 B Ashok,3G Bhanu Teja, 4 Ch Hemanth, 5 C Sai Maharashi 1Asso.Professor, 2Student,3Student, 4Student, 5Student 1Electronics and Communication Engineering, 1Geethanjali Institute of Science and Technology, Nellore, Abstract : The FIR digital filters acts as an vital role in the system design of Digital Signal Processing, especially in most of the applications various from medical signal processing to wireless communications.

The Finite Impulse Response (FIR) filter is used in the most of the application due the stability and simple in design comparing to Infinite Impulse Response (IIR) filters, the important datapath elements used in the FIR filter is the adders and multipliers.By using pipelining techniques, the latency of the FIR filter is reduced and by parallel processing throughput increases and both the pipelining and parallel processing methods are used for reduce the dynamic power consumption.

This project deals with design and implementation of 2-parallel Even Symmetric Parallel Fast FIR (ESPFFIR) filter using Unified Adder subtractor in various high-end FPGAs like Spartan 6, Spartan 6 Low Power, Virtex 6 low power. The multipliers are designed by using Hcub based Multiple Constant Multiplication, BEC- SQRT CSLA and UAS-SQRT CSLA adders are used to reduce the resource utilization and the power consumption of the 2- parallel ESPFFIR filter.The resource utilization, delay and power consumption of the 2-parallel ESPFFIR filter are analyzed using Xilinix ISE 14.7 EDA tool.

IndexTerms–MCM, SQRT CSLA, ESPFFIR filter INTRODUCTION In Digital Signal Processing Systems, the reduction of area and Power consumption are the major Demand. The most important and efficient signal processing fundamental element of

Digital Signal Processing (DSP) systems are Finite Impulse Response (FIR) filters. The applications of FIR filters vary from multimedia to wireless communication systems.FIR filters are used in medical fields like ECG,EEG.The data-broadcast structures are suitable for Multiple Constant Multipliers (MCM) based FIR filter design.

Pipelining and Parallel processing are two techniques used in DSP applications reduce the Power consumption. Pipelining shortens the critical path by increasing the number of latches and the system latency.Parallel processing increase the sampling rate, multiple inputs can be processed in parallel and multiple outputs are generated and also area is increases.

It efficient datapath elements to save area and powerSymmetric properties are used to reduce the number of multipliers in the filter realization. The transposed parallel structures are used to increase the sampling rate and reduce the power consumption of the digital filters. The subfilters used in the parallel FIR filters structure are designed using pipelining structure to shortens the critical path delay by increasing the number of latches. The complexity reduction of parallel FIR filter depends upon the number of adders and multipliers used in the design.

The symmetric parallel FIR filter reduces the number of multiplier in sub filters. The long block size parallel filters are designed by cascading smaller length parallel filters. The structure consists of pre processing and post processing blocks which consists of adders and subtractors. Subfilters are also include in the structure.

Costly multipliers like Booth multiplier, Wallace Tree, Dadda Multiplier etc.,In constant multipliers we have single constant multipliers and multiple constant multipliers. The high area and power consuming two operand multipliers in FIR filter are replaced using shift and add multipliers, where the coefficients are constant. The MCM is a technique that defines how the SE can be applied in constant multipliers to diminish the adders and shifters.

Single input sample multiplied with multiple constant simultaneously it is termed as Multiple Constant Multiplication (MCM). In a transposed direct form FIR filter, one input is multiplied with multiple coefficients – MCM.. The speed of addition is limited by the time required to propagate a carry through the adder. Carry Select Adders are more often used in FIR filters.

The CSLA is used in many computational systems to alleviate the problem of carry propagation delay by independently generating multiple carries and then select a carry to generate the sum. LITERATURE SURVEY Polyphase decomposition is mainly

manipulated, the small-sized parallel FIR filter structures are derived first and then the larger block-sized ones can be constructed by cascading or iterating small-sized parallel FIR filtering blocks.Additional delay elements are integrated into the post- addition matrix, the subfilters require large number of delay elements and are irregular when block sizes are large.

Fast Linear convolution is utilized to develop the small-sized filtering structures ,a long convolution is decomposed into several short convolutions. Delay elements are regularly placed and the fast linear convolution algorithm is used to reduce the hardware cost, especially the number of multiplications. Significant hardware savings, the hardware cost of a delay

element is only a small portion of that of a multiplier.Symmetric Convolution, the symmetry of coefficients taken into consideration Proposed Method of unified adder subtractor (UAS) based SQRT-CSLA The pre/post processing block and subfilter present in ESPFFIR filters consist of numbers of unified operators.

The unified operators present in three different blocks are identified and replaced by the proposed UAS based Carry Select Adder Subtractor. The non unified pairs are designed by using the BEC CSLA based adder or subtractor. The area, power and delay of the proposed UAS based adders are compared with the conventional CSLA and BEC based CSLA.

The ESPFFIR filters are designed by using UAS based CSLA and UAS based MCM. Fig 3.1: Design of proposed UAS based ESPFFIR filter Fig 3.2: UAS based SQRT CSLA Fig 3.3: 4-bit Binary to Excess-one Converter The 4-bit RCA adder consists of four full adders with 8 EX-OR gates, 8 AND gates and 2 OR gates, totally 18 gates are required for the design.

The number of gates used in the 4-bit BEC are 3 EX-OR gates, 2 AND gates and 1 NOT gate, totally 6 gates are required which is less compared with 4-bit RCA. Thus a total of 12 gates are reduced in the design of 4-bit BEC compared with 4-bit RCA.

 $\_$  Fig 3.4: UAS CSLA The UAS CSLA consists of UAS-1 and UAS-2 with Cin, Bin equal to '0' and '1'.

Finally the sum, difference and carry, borrow out are selected based on the actual carry and borrow input using the multiplexer unit. The 16-bit UAS based SQRT CSLA adder is designed by using the UAS CSLA unit. When the 16-bit UAS based SQRT CSLA is used as a unified adder subtractor instead of separate adder/subtractor unit like BEC based SQRT CSLA adder, UAS reduces the number of logical gate. The proposed UAS based SQRT CSLA adder consumes less power and less area compared to BEC based CSLA Adder/Subtractor. \_ Fig.3.5: 16 bit UAS SQRT CSLA Fig 3.6: Design of MCM block using UAS Simulation Results Table 4.1

: Power analysis of various FPGA's Device \_SLUT \_Path Delay(ns) \_Frequency(Hz) \_Power consumption(mW) \_ \_Spartan 6 (XC 6SLX4) \_1815/2400 \_38.004 \_26.3 \_0.072 \_ \_Spartan 6 Low power \_1815/2400 \_62.257 \_16.062 \_0.068 \_ \_Zynq (XC7Z010) \_1816/53200 \_15.105 \_66.203 \_0.134 \_ \_Kintex 7 (XC7K701) \_1816/41000 \_17.029 \_58.723 \_0.101 \_ \_ From the above table 4.1, the device Spartan 6(XC 6SLX4) utilizes 1815 SLUT's out of 2400. Similarly the Spartan 6 low power utilizes 1815 SLUT's out of 2400.

The device Zynq (XC7Z010) utilizes 1816 SLUT's out of 53200 and also the same device Kintex 7 utilizes 1816 SLUT's out of 41000. Fig 4.1 : RTL Schematic of Spartan 6 low power by using UAS based 2-parallel ESPFFIR filter The above Fig: 4.1 represents RTL schematic of Spartan 6 low power by using UAS based 2-parallel ESPFFIR filter. The RTL schematic consists of various logic blocks.

This RTL schematic consists of UAS blocks and Subfilter blocks.

\_ Fig 4.2: Power Analysis for Spartan 6 low power by using UAS based 2-parallel ESPFFIR filter The Fig 4.2 Power Analysis for Spartan 6 low power by using UAS based 2-parallel ESPFFIR filter. In that we get the power consumed by the device in milliWatts(mW).

Conclusion The pre/post processing blocks and Hcub based MCM in sub filters of the 2-parallel UAS based ESPFFIR filter is designed by using 16-bit CSLA UAS based processing element. The filter is implemented on the spartan-6, Spartan-6 low power, Kintex-7 and Zenq FPGA's and SLUT's, delay, frequency of operation and power consumptions or analysed.

The Spartan 6 (XC6SX4) consumes 1815 SLUT's out of 2400 and its percentage was 75%. Its path delay is 38.004 ns, frequency is 26.3 MHz, and power consumption is 0.072 mW. The Spartan 6 low power (XC6SX4) consumes 1815 SLUT's out of 2400 and its percentage was 75%. Its path delay is 62.257 ns, frequency is 16.062 MHz, and power consumption is 0.068 mW. The Zynq(XC7Z010) consumes 1816 LUT's out of 53200 and its percentage was 3.4%.

Its path delay is 15.105 ns, frequency is 66.203 MHz, and power consumption is 0.134 mW. The Kintex 7 (XC7K701) consumes 1816 LUT's out of 41000 and its percentage was 4.7%. Its path delay is 17.029 ns, frequency is 58.723 MHz, and power consumption is 0.101 mW.

For low power applications, Spartan 6 low power best suited because of the low power consumption compared with other FPGAs used. On the other hand for high speed applications and less number of resource utilisation, Zynq FPGA is best suited. References Abhijit Chandra & Sudipta Chattopadhyay 2014, "Supremacy of Differential Evolution Algorithm in Designing Multiplier-Less LowPass FIR Filter?, International Journal of Electrical, Electronic Science and Engineering (World Academy of Science Engineering and Technology), vol. 8, no. 2, pp. 1-10.

Andrew, GD & Malcolm DM 1995, "Use of Minimum-Adder Multiplier Blocks in FIR Digital Filters?, Analog and Digital Signal Processing, IEEE Txansactions on Circuits and Systems-II, vol. 42, no. 9, pp.569-577. Anshul Singh, Aman Gupta, Sreehari Veeramachaneni & Srinivas, MB 2009, "A High Performance Unified BCD and Binary Adder/Subtractor?, IEEE Computer Society Annual Symposium on VLSI, pp. 211 - 216.

Basant Kumar Mohanty & Pramod Kumar Meher 2016, "A High Performance FIR Filter Architecture for Fixed and Reconfigurable Applications?, IEEE Transactions on Very Large Scale Integration Systems, vol. 24, no. 2, pp. 444 - 452. Bedrij, OJ 1962, "Carry-Select Adder?, IRE Transactions on Electronic Computers, vol. EC-11, no. 3, pp. 340 - 346. Bull, DR & Horrocks, DH 1987, "Reduced-complexity digital filtering structures using primitive operations, Electronics Letters, vol. 23, no.

15, pp.769 - 771. Chang, TY & Hsiao, MJ 1998, "Carry-select adder using single ripplecarry adder?, Electronics Letters, vol. 34, no. 22, pp. 2101 - 2103. Chao Cheng & Keshab, KP 2004, "Hardware Efficient Fast Parallel FIR Filter Structures" Based on Iterated Short Convolution?, IEEE Transactions on Circuits and Systems-I: Regular Papers, vol. 51, no. 8, pp.1492-1501. Chen, KH & Chiueh, TD 2006, "A Low-Power Digit-Based Reconfigurable FIR Filter?, IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 53, no. 8, pp.617-621. Chip-Hong Chang & Mathias Faust 2010, "On A New Common Sub expression Elimination Algorithm for Realizing Low-Complexity Higher Order Digital Filters?, IEEE Transactions On Computer-Aided Design Of Integrated Circuits and Systems, vol. 29, no. 5, pp.844-849.

**INTERNET SOURCES:** <1% - http://civil.iisc.ernet.in/~nagesh/rs\_docs/Imagef.pdf <1% - https://en.wikipedia.org/wiki/Finite\_impulse\_response <1% - http://galia.fc.uaslp.mx/~rmariela/RTDSP/ch4.pdf <1% https://www.researchgate.net/publication/260585619\_Multioperand\_Redundant\_Adders on FPGAs <1% https://china.xilinx.com/support/documentation/sw\_manuals/xilinx2016\_1/ug440-xilinxpower-estimator.pdf <1% https://www.academia.edu/29888193/Low\_Power\_High\_Speed\_Design\_in\_VLSI\_with\_the\_ application\_of\_Pipelining\_and\_Parallel\_processing 1% https://www.researchgate.net/publication/326997299 Resource minimization and powe r reduction of ESPFFIR filter using unified addersubtractor <1% - http://shodhganga.inflibnet.ac.in/bitstream/10603/33422/4/chapter%201.pdf <1% https://www.ijert.org/design-and-implementation-of-low-power-area-efficient-rounded -truncated-multiple-constant-multiplier-for-fir-filters 3% - http://www.ijerd.com/paper/vol12-issue8/Version-2/H12826671.pdf <1% https://www.researchgate.net/publication/251074986\_An\_Area\_Optimization\_Method\_fo r\_Digital\_Filter\_Design 1% https://www.researchgate.net/publication/221372034 Hardware-efficient parallel FIR di gital\_filter\_structures\_for\_symmetric\_convolutions <1% http://www.hgsitebuilder.com/files/writeable/uploads/hostgator427959/file/ijars386.pdf <1% - http://oaji.net/pdf.html?n=2015/786-1436280701.pdf

<1% -

https://www.researchgate.net/publication/3823534\_An\_improved\_architecture\_and\_impl ementation\_of\_cascaded\_integrator-comb\_decimation\_filters

<1% - https://www.sciencedirect.com/science/article/pii/S0026269213000591 <1% -

http://www.iosrjournals.org/iosr-jvlsi/papers/vol5-issue5/Version-1/A05510108.pdf <1% -

https://www.researchgate.net/publication/228751646\_Multiple\_constant\_multiplication\_f or\_digit-serial\_implementation\_of\_low\_power\_FIR\_filters

1% - http://www.ijerd.com/paper/vol10-issue7/Version\_3/F1074145.pdf 1% -

https://pdfs.semanticscholar.org/0fe1/1d576ce87c1f87ebd2cc0d1f7a491a3f64be.pdf 1% -

https://www.ijert.org/research/low-power-and-area-efficient-carry-select-adder-IJERTV2 IS120617.pdf

1% - https://www.geeksforgeeks.org/digital-logic-carry-look-ahead-adder/ 1% -

https://www.academia.edu/3442176/FPGA\_Design\_of\_Parallel\_Linear-Phase\_FIR\_Digital\_ Filter\_Using\_Distributed\_Arithmetic\_Algorithm

1% - http://www.iosrjournals.org/iosr-jvlsi/papers/vol4-issue1/Version-2/G04123946.pdf 2% -

https://www.researchgate.net/publication/224615926\_Further\_complexity\_reduction\_of\_parallel\_FIR\_filters

1% -

http://ijarece.org/wp-content/uploads/2016/02/IJARECE-VOL-5-ISSUE-1-175-180.pdf <1% -

https://www.researchgate.net/publication/220524902\_Area-Efficient\_Parallel\_FIR\_Digital\_ Filter\_Structures\_for\_Symmetric\_Convolutions\_Based\_on\_Fast\_FIR\_Algorithm <1% -

https://www.ijert.org/research/an-efficient-method-to-implement-low-area-and-poweradder-for-fast-computation-IJERTV3IS030314.pdf

<1% -

https://www.academia.edu/27360350/Implementation\_of\_Cmos\_Adder\_for\_Area\_and\_Energy\_Efficient\_Arithmetic\_Applications

<1% -

https://www.researchgate.net/publication/241638979\_Area-Efficient\_VLSI\_Implementati on\_for\_Parallel\_Linear-Phase\_FIR\_Digital\_Filters\_of\_Odd\_Length\_Based\_on\_Fast\_FIR\_Algo rithm

<1% -

https://www.researchgate.net/publication/261165158\_Characterizing\_Cloud\_Application

s\_on\_a\_Google\_Data\_Center

<1% - https://www.emeraldinsight.com/doi/abs/10.1108/09504121011045809 1% - https://acadpubl.eu/jsi/2017-115-6-7/articles/7/62.pdf 1% -

https://www.slideshare.net/prasannaincito/a-high-performance-bcd-addersubtractor

<1% - https://www.sciencedirect.com/science/article/pii/S1877050918320994

1% - http://www.ece.uci.edu/~payam/Energy\_Journal\_TCAS1.pdf

1% -

https://www.academia.edu/3270084/On\_the\_absolute\_configurations\_of\_organometallic \_compounds\_XII\_The\_crystal\_structure\_and\_absolute\_configuration\_of\_579-\_%CE%B75-C 5H5\_Mo\_CO\_2\_C4H3N-CH\_NR\_

1% - http://eda.ee.ntu.edu.tw/~yellowfish/tcad10/tcad10.pdf